

# **MOS Capacitor**

#### **CHAPTER OBJECTIVES**

This chapter builds a deep understanding of the modern MOS (metal–oxide–semiconductor) structures. The key topics are the concepts of surface depletion, threshold, and inversion; MOS capacitor C–V; gate depletion; inversion-layer thickness; and two imaging devices—charge-coupled device and CMOS (complementary MOS) imager. This chapter builds the foundation for understanding the MOSFETS (MOS Field-Effect Transistors).

he acronym **MOS** stands for **metal–oxide–semiconductor**. An MOS capacitor (Fig. 5–1) is made of a semiconductor body or substrate, an insulator film, such as SiO<sub>2</sub>, and a metal electrode called a **gate**. The oxide film can be as thin as 1.5 nm. One nanometer is equal to 10 Å, or the size of a few oxide molecules.

Before 1970, the gate was typically made of metals such as Al (hence the M in MOS). After 1970, heavily doped polycrystalline silicon (see the sidebar, Three Kinds of Solid, in Section 3.7) has been the standard gate material because of its ability to



FIGURE 5-1 The MOS capacitor.









FIGURE 5-2 An MOS transistor is an MOS capacitor with PN junctions at two ends.

withstand high temperature without reacting with SiO<sub>2</sub>. But the MOS name stuck. Unless specified otherwise, you may assume that the gate is made of heavily doped, highly conductive, polycrystalline silicon, or poly-Si for short. After 2008, the trend is to reintroduce metal gate and replace SiO<sub>2</sub> with more advanced dielectrics for the most advanced transistors (see Section 7.4).

The MOS capacitor is not a widely used device in itself. However, it is part of the MOS transistor—the topic of the next two chapters. The MOS transistor is by far the most widely used semiconductor device. An MOS transistor (Fig. 5-2) is an MOS capacitor with two PN junctions flanking the capacitor. This transistor structure is often a better structure for studying the MOS capacitor properties than the MOS capacitor itself as explained in Section 5.5.

#### FLAT-BAND CONDITION AND FLAT-BAND VOLTAGE •

It is common to draw the energy band diagram with the oxide in the middle and the gate and the body on the left- and right-hand sides as shown in Fig. 5-3. The band diagram for  $V_g = 0$  (Fig. 5–3b) is quite complex.



FIGURE 5-3 (a) Polysilicon-gate/oxide/semiconductor capacitor and (b) its energy band diagram with no applied voltage.









#### Flat-band Condition and Flat-band Voltage

It is a good strategy to first study the energy band diagram for a special bias condition called the **flat-band condition**. Flat band is the condition where the energy band ( $E_c$  and  $E_v$ ) of the substrate is flat at the Si–SiO<sub>2</sub> interface as shown in Fig. 5–4. This condition is achieved by applying a negative voltage to the gate in Fig. 5–3b, thus raising the band diagram on the left-hand side. (See Section 2.4 for the relation between voltage and the band diagram.) When the band is flat in the body as in Fig. 5–4, the surface electric field in the substrate is zero. Therefore the electric field in the oxide is also zero<sup>1</sup>, i.e.,  $E_c$  and  $E_v$  of SiO<sub>2</sub> are flat, too.  $E_c$  and  $E_v$  of SiO<sub>2</sub> are separated by 9 eV, the  $E_g$  of SiO<sub>2</sub>.  $E_0$ , the vacuum level, is the energy state of electrons outside the material.  $E_0$  of SiO<sub>2</sub> is above  $E_c$  by 0.95 eV. The difference between  $E_0$  and  $E_c$  is called the **electron affinity**, another material parameter just as  $E_{g}$  is a material parameter. Si has an electron affinity equal to 4.05 eV.  $E_{0}$  must be continuous at the Si-SiO<sub>2</sub> interface as shown in Fig. 5-4 (otherwise the electric field would be infinite). Therefore,  $E_c$  of SiO<sub>2</sub> is 3.1 eV higher than  $E_c$  of Si. This 3.1 eV is the Si-SiO<sub>2</sub> electron energy barrier. The hole energy barrier is 4.8 eV in Fig. 5-4. Because of these large energy barriers, electrons and holes normally cannot pass through the  $SiO_2$  gate dielectric.  $E_c$  in the poly-silicon gate is also lower than the  $E_c$ of SiO<sub>2</sub> by 3.1 eV (the Si–SiO<sub>2</sub> energy barrier). Finally,  $E_F$  of the N<sup>+</sup>poly-Si may be assumed to coincide with  $E_c$  for simplicity. In SiO<sub>2</sub>, the exact position of  $E_F$  has no significance. If we place  $E_{\rm F}$  anywhere around the middle of the SiO<sub>2</sub> band gap,



FIGURE 5-4 Energy band diagram of the MOS system at the flat-band condition. A voltage equal to  $V_{\rm fb}$  is applied between the N<sup>+</sup>-poly-Si gate and the P-silicon body to achieve this condition.  $\psi_g$  is the gate-material work function, and  $\psi_S$  is the semiconductor work function.  $E_0$  is the vacuum level.

<sup>&</sup>lt;sup>1</sup> According to Gauss's Law, with no interface charge,  $\varepsilon_s \, \mathcal{E}_s = \varepsilon_{ox} \, \mathcal{E}_{ox}$  where  $\mathcal{E}_s$  and  $\mathcal{E}_{ox}$  are the body surface field and the oxide field.











 $n = N_{\rm c} \exp[(E_{\rm c} - E_{\rm F})/kT]$  would be a meaninglessly small number such as  $10^{-60}$  cm<sup>-3</sup>. Therefore, the position of  $E_{\rm F}$  in SiO<sub>2</sub> is immaterial.

The applied voltage at the flat-band condition, called  $V_{\mathrm{fb}}$ , the **flat-band** voltage, is the difference between the Fermi levels at the two terminals.

$$V_{\rm fb} = \psi_{\rm g} - \psi_{\rm s} \tag{5.1.1}$$

 $\psi_{\rm g}$  and  $\psi_{\rm s}$  are the gate work function and the semiconductor work function, respectively, in volts. The work function is the difference between  $E_0$  and  $E_{\rm F}$ . For an N<sup>+</sup>-poly-Si gate,  $\psi_{\rm g} = 4.05$  V.<sup>2</sup> For the P-Si body,  $\psi_{\rm s} = 4.05$  V +  $(E_{\rm c} - E_{\rm F})/q$ . For the example at hand, Eq. (5.1.1) and Fig. 5–4 indicate a negative  $V_{\rm fb}$ , about –0.7 V.

#### **5.2** • SURFACE ACCUMULATION •

How would Fig. 5–4 change if a more negative  $V_{\rm g}$  than  $V_{\rm fb}$  is applied? The band diagram on the gate side would be pushed upward (see Section 2.4). The result is shown in Fig. 5–5. Note that Fig. 5–5 is not drawn to scale (e.g., 3.1 eV is not about three times the silicon band gap) for the economy of page space. Such not-to-scale drawings are the norm. When  $V_{\rm g} \neq V_{\rm fb}$ ,  $\phi_{\rm s}$  (surface voltage) and  $V_{\rm ox}$  (oxide voltage) will be non-zero in general.  $q\phi_{\rm s}$  is the band bending in the substrate. Because the substrate is the voltage reference,  $\phi_{\rm s}$  is negative if  $E_{\rm c}$  bends upward toward the surface as shown in Fig. 5–5 and positive if  $E_{\rm c}$  bends downward. If this discussion of the sign of  $\phi_{\rm s}$  sounds strange, please review Sec. 2.4.  $V_{\rm ox}$  is the voltage across the oxide. Again,  $V_{\rm ox}$  is negative if the SiO<sub>2</sub> energy band tilts up toward the gate as it does in Fig. 5–5, and positive if it tilts downward toward the gate.



**FIGURE 5–5** This MOS capacitor is biased into surface accumulation  $(p_s > p_0 = N_a)$ . (a) Types of charge present.  $\oplus$  represents holes and – represents negative charge. (b) Energy band diagram.







<sup>&</sup>lt;sup>2</sup> In this case,  $\psi_{g}$  happens to be equal to  $\chi_{Si}$ . In general,  $\psi_{g}$  is defined as the difference between  $E_{0}$  and  $E_{F}$ .





$$p_{\rm s} = N_{\rm a} {\rm e}^{-q\phi_{\rm s}/kT} \tag{5.2.1}$$

Since  $\phi_s$  may be -100 or -200 mV,  $p_s >> N_a$ . That is to say, there are a large number of holes at or near the surface. They form an **accumulation layer** and these holes are called the **accumulation-layer holes**, and their charge the **accumulation charge**,  $Q_{acc}$ . This condition is known as **surface accumulation**. If the substrate were N type, the accumulation layer would hold electrons.

A relationship that we will use again and again is

$$V_{\rm g} = V_{\rm fb} + \phi_{\rm s} + V_{\rm ox}$$
 (5.2.2)

At flat band,  $V_{\rm g} = V_{\rm fb}$ ,  $\phi_{\rm s} = V_{\rm ox} = 0$  and Eq. (5.2.2) is satisfied. If  $V_{\rm g} \neq V_{\rm fb}$ , the difference must be picked up by  $\phi_{\rm s}$  and  $V_{\rm ox}$ . In the case of surface accumulation,  $\phi_{\rm s}$  may be ignored in a first-order model since it is quite small and Eq. (5.2.2) becomes

$$V_{\rm ox} = V_{\rm g} - V_{\rm fb} \tag{5.2.3}$$

Using Gauss's Law,

$$\mathcal{E}_{\text{ox}} = -\frac{Q_{\text{acc}}}{\varepsilon_{\text{ox}}}$$

$$V_{\text{ox}} = \mathcal{E}_{\text{ox}} T_{\text{ox}} = -\frac{Q_{\text{acc}}}{C_{\text{ox}}}$$
 (5.2.4)

where  $C_{\rm ox}$  is the oxide capacitance per unit area (F/cm<sup>2</sup>) and  $Q_{\rm acc}$  is the accumulation charge (C/cm<sup>2</sup>). Equation (5.2.4) is the usual capacitor relationship, V = Q/C (or Q = C-V) except for the negative sign. In V = Q/C, the capacitor voltage and charge are both taken from the same electrode. In the MOS capacitor theory, the voltage is the gate voltage, but the charge is the substrate charge because interesting things happen in the substrate. This unusual choice leads to the negative sign in Eq. (5.2.4). Equations (5.2.4) and (5.2.3) tell us

$$Q_{\rm acc} = -C_{\rm ox}(V_{\rm g} - V_{\rm fb}) \tag{5.2.5}$$

Therefore, the MOS capacitor in accumulation behaves like a capacitor with Q = C - V (or -C - V as explained earlier) but with a shift in V by  $V_{\rm fb}$ . The shift is easily understandable because  $Q_{\rm acc} = 0$  when  $V_{\rm g} = V_{\rm fb}$ . In general, Eq. (5.2.4) should read

$$V_{\rm ox} = -Q_{\rm sub}/C_{\rm ox} \tag{5.2.6}$$

where  $Q_{\rm sub}$  is all the charge that may be present in the substrate, including  $Q_{\rm acc}$ .

#### **5.3** • SURFACE DEPLETION •

How would Fig. 5–4 change if a more positive  $V_{\rm g}$  than  $V_{\rm fb}$  is applied? The band diagram on the gate side will be pulled downward as shown in Fig. 5–6b. Clearly, there is now a depletion region at the surface because  $E_{\rm F}$  is far from both  $E_{\rm c}$  and  $E_{\rm v}$ 















FIGURE 5-6 This MOS capacitor is biased into surface depletion. (a) Types of charge present; (b) energy band diagram.

and electron and hole densities are both small. This condition is called surface **depletion**. The depletion region has a width,  $W_{\text{dep}}$ . Equation (5.2.6) becomes

$$V_{\text{ox}} = -\frac{Q_{\text{sub}}}{C_{\text{ox}}} = -\frac{Q_{\text{dep}}}{C_{\text{ox}}} = \frac{qN_{\text{a}}W_{\text{dep}}}{C_{\text{ox}}} = \frac{\sqrt{qN_{\text{a}}2\varepsilon_{\text{s}}\phi_{\text{s}}}}{C_{\text{ox}}}$$
(5.3.1)

$$\phi_{\rm s} = \frac{q N_{\rm a} W_{\rm dep}^2}{2\varepsilon_{\rm s}} \tag{5.3.2}$$

 $Q_{
m dep}$  is negative because the acceptor ions (after accepting the extra electrons) are negatively charged. In Eqs. (5.3.1) and (5.3.2), we used  $W_{\rm dep} = \sqrt{(2\varepsilon_{\rm s}\phi_{\rm s})/(qN_{\rm a})}$ [Eq. (4.2.10)]. Combining Eqs. (5.3.1), (5.3.2), and (5.2.2),

$$V_{\rm g} = V_{\rm fb} + \phi_{\rm s} + V_{\rm ox} = V_{\rm fb} + \frac{qN_{\rm a}W_{\rm dep}^2}{2\varepsilon_{\rm s}} + \frac{qN_{\rm a}W_{\rm dep}}{C_{\rm ox}}$$
 (5.3.3)

This equation can be solved to yield  $W_{\rm dep}$  as a function of  $V_{\rm g}$ . With  $W_{\rm dep}$  determined,  $V_{\rm ox}$  [Eq. (5.3.1)] and  $\phi_{\rm s}$  [Eq. (5.3.2)] become known.

#### THRESHOLD CONDITION AND THRESHOLD VOLTAGE •

Let's make  $V_g$  in Fig. 5-6 increasingly more positive. This bends the energy band down further. At some  $V_g$ ,  $E_F$  will be close enough to  $E_c$  at the Si-SiO<sub>2</sub> interface that the surface is no longer in depletion but at the threshold of inversion. The term inversion means that the surface is inverted from P type to N type, or electron rich. Threshold is often defined as the condition when the surface electron concentration,  $n_s$ , is equal to the bulk doping concentration,  $N_a$ . That means  $(E_c - E_F)_{surface} = (E_F - E_v)_{bulk}$ , or A = B in Fig. 5–7.<sup>3</sup> That, in turn, means







<sup>&</sup>lt;sup>3</sup> Assuming  $N_c = N_v$ , we conclude that A = B when  $n_s = N_a$ .









FIGURE 5-7 The threshold condition is reached when  $n_s = N_a$ , or equivalently, A = B, or  $\phi_{\rm S} = \phi_{\rm St} = 2\phi_{\rm B}$ . Note that positive  $\phi_{\rm St}$  corresponds to downward band bending.

C = D.  $E_i$  is a curve drawn at **midgap**, which is half way between  $E_c$  and  $E_v$ . Let the surface potential (band bending) at the threshold condition be  $\phi_{st}$ . It is equal to  $(C + D)/q = 2C/q = 2\phi_B$ .

Using Eqs. (1.8.12) and (1.8.8) and assuming  $N_c = N_v$ ,

$$q\phi_{\rm B} = \frac{E_{\rm g}}{2} - (E_{\rm F} - E_{\rm v})\big|_{\rm bulk}$$
$$= kT \ln \frac{N_{\rm v}}{n_{\rm i}} - kT \ln \frac{N_{\rm v}}{N_{\rm a}} = kT \ln \frac{N_{\rm a}}{n_{\rm i}}$$
(5.4.1)

 $\phi_{\rm s}$  at the threshold condition is

$$\phi_{\rm st} = 2\phi_{\rm B} = 2\frac{kT}{q} \ln \frac{N_{\rm a}}{n_{\rm i}}$$
 (5.4.2)

The  $V_{\rm g}$  at the threshold condition is called the **threshold voltage**,  $V_{\rm t}$ . Substituting Eqs. (5.4.2) and (5.3.1) into Eq. (5.2.2),

$$V_{\rm t} = V_{\rm fb} + 2\phi_{\rm B} + \frac{\sqrt{qN_{\rm a}2\varepsilon_{\rm s}2\phi_{\rm B}}}{C_{\rm ox}}$$
 (5.4.3)

The threshold voltage as a function of  $T_{\rm ox}$  and body doping using Eq. (5.4.3) is plotted in Fig. 5-8. In this figure, the gate dielectric is assumed to be SiO<sub>2</sub> with dielectric constant  $\varepsilon_{ox} = 3.9$ .















FIGURE 5-8 Theoretical threshold voltage vs. body doping concentration using Eq. (5.4.3). See Section 5.5.1 for a discussion of the gate doping type.

## N-Type Body

For an N-type body, Eq. (5.4.3) becomes

$$V_{t} = V_{fb} + \phi_{st} - \frac{\sqrt{2qN_{d}\varepsilon_{s}|\phi_{st}|}}{C_{ox}}$$
 (5.4.4)

$$\phi_{\rm st} = -2\phi_{\rm B} \tag{5.4.5}$$

$$\phi_{\rm B} = \frac{kT}{q} \ln \frac{N_{\rm d}}{n_{\rm i}} \tag{5.4.6}$$

Exercise: Draw the band diagram of an N-body MOS capacitor at threshold and show that the second term  $(\phi_{st})$  and the third term  $(V_{ox})$  in Eq. (5.4.4) are negative.

#### STRONG INVERSION BEYOND THRESHOLD

Figure 5–9b shows the energy diagram at strong inversion,  $V_{\rm g} > V_{\rm t}$ . As shown in Fig. 5–9a, there is now an inversion layer, which is filled with inversion electrons. The **inversion charge density** is represented with  $Q_{\rm inv}$  (C/cm<sup>2</sup>).  $\phi_{\rm s}$  does not increase much further beyond  $2\phi_B$  since even a 0.1 V further increase in  $\phi_s$  would induce a much larger surface electron density and therefore a larger  $V_{\rm ox}$  that would soak up the  $V_{\rm g}$  in Eq. (5.2.2). If  $\phi_{\rm s}$  does not increase, neither will the depletion region width. Approximately speaking,  $W_{\text{dep}}$  has reached its maximum value

$$W_{\rm dmax} = \sqrt{\frac{2\varepsilon_{\rm s}2\phi_{\rm B}}{qN_{\rm a}}}$$
 (5.5.1)















FIGURE 5-9 An MOS capacitor biased into inversion. (a) Types of charge present; (b) energy band diagram with arrow indicating the sense of positive  $V_{g}$ .

$$V_{g} = V_{fb} + 2\phi_{B} - \frac{Q_{dep}}{C_{ox}} - \frac{Q_{inv}}{C_{ox}} = V_{fb} + 2\phi_{B} + \frac{\sqrt{qN_{a}2\varepsilon_{s}2\phi_{B}}}{C_{ox}} - \frac{Q_{inv}}{C_{ox}}$$

$$= V_{t} - \frac{Q_{inv}}{C_{ox}}$$
(5.5.2)

Equations (5.2.2) and (5.2.6) are used in deriving Eq. (5.5.2).

$$\therefore \qquad Q_{\text{inv}} = -C_{\text{ox}}(V_{\text{g}} - V_{\text{t}}) \tag{5.5.3}$$

Equation (5.5.3) confirms that the MOS capacitor in strong inversion behaves like a capacitor except for a voltage offset of  $V_t$ . At  $V_g = V_t$ ,  $Q_{inv} = 0$ .

In this section, we have assumed that electrons will appear in the inversion layer whenever the closeness between E<sub>c</sub> and E<sub>F</sub> suggests their presence. However, there are few electrons in the P-type body, and it can take minutes for thermal generation to generate the necessary electrons to form the inversion layer. The MOS transistor structure shown in Fig. 5–2 solves this problem. The inversion electrons are supplied by the N<sup>+</sup> junctions, as shown in Fig. 5–10a. The inversion layer may be visualized as a very thin N layer (hence the term inversion of the surface conductivity type) as shown in Fig. 5-10b. The MOS transistor as shown in Figs. 5-2 and 5-10 is a more versatile structure for studying the MOS system than the MOS capacitor.

#### 5.5.1 Choice of V<sub>t</sub> and Gate Doping Type

The p-body transistor shown in Fig. 5–10 operates in an integrated circuit (IC) with  $V_{g}$  swinging between zero and a positive power supply voltage. To make circuit design easier, it is routine to set  $V_t$  at a small positive value, e.g., 0.4 V, so that, at  $V_g = 0$ , the transistor does not have an inversion layer and current does not flow between the two  $N^+$  regions. A transistor that does not conduct current at  $V_g = 0$  is called an enhancement-type device. This  $V_t$  value can be obtained with an  $N^+$  gate and convenient body doping density as shown in Fig. 5–8. If the p-body device is paired with a P<sup>+</sup> gate,









#### Chapter 5 **MOS Capacitor**



FIGURE 5–10 (a) The surface inversion behavior is best studied with a PN junction butting the MOS capacitor to supply the inversion charge. (b) The inversion layer may be thought of as a thin N-type layer.

 $V_{\rm t}$  would be too large (over 1 V) and necessitate a larger power supply voltage. This would lead to larger power consumption and heat generation (see Section 6.7.3).

Similarly, an N-type body is routinely paired with a P<sup>+</sup> gate. In summary, P body is almost always paired with N<sup>+</sup> gate to achieve a small positive threshold voltage, and N body is normally paired with P<sup>+</sup> gate to achieve a small negative threshold voltage. The other body-gate combinations are almost never encountered.

## Review: Basic MOS Capacitor Theory

Let us review the concepts, nomenclatures, common approximations, and simple relationships associated with the MOS capacitor theory. We will do so using a series of figures, starting with Fig. 5-11. The surface potential,  $\phi_s$ , is zero at  $V_{\rm fb}$  and approximately zero in the accumulation region. As  $V_{\rm g}$  increases from  $V_{\rm fb}$  into the depletion regime,  $\phi_{\rm s}$  increases from zero toward  $2\phi_{\rm B}$ . When  $\phi_{\rm s}$  reaches  $2\phi_{\rm B}$ , the surface electron concentration becomes so large that the surface is considered inverted. The  $V_g$  at that point is called  $V_t$ , the threshold voltage.



FIGURE 5-11 Surface potential saturates at  $2\phi_{\rm B}$  when  $V_{\rm g}$  is larger than  $V_{\rm t}$ .

Figure 5–12 uses  $W_{\rm dep}$  to review the MOS capacitor. There is no depletion region when the MOS interface is in accumulation.  $W_{\text{dep}}$  in the PN junction and in the MOS capacitor is proportional to the square root of the band bending ( $\phi_s$  in the MOS case).  $W_{dep}$  saturates at  $W_{\rm dmax}$  when  $V_{\rm g} \ge V_{\rm t}$ , because  $\phi_{\rm s}$  saturates at  $2\phi_{\rm B}$ .













5.5 • Strong Inversion Beyond Threshold

FIGURE 5–12 Depletion-region width in the body of an MOS capacitor.

Figure 5-13 reviews the three charge components in the substrate. The depletion charge  $Q_{\rm dep}$  is constant in the inversion region because  $W_{\rm dep}$  is a constant there.  $Q_{\rm inv} = -C_{\rm ox}(V_{\rm g} - V_{\rm t})$  appears in the inversion region.  $Q_{\rm acc}$  shows up in the accumulation



FIGURE 5-13 Components of charge (C/cm<sup>2</sup>) in the MOS capacitor substrate: (a) depletionlayer charge; (b) inversion-layer charge; and (c) accumulation-layer charge.





region. In both (b) and (c), the slope is  $-C_{\rm ox}$ . Figure 5–14 shows the total substrate charge,  $Q_{\rm sub}$ .  $Q_{\rm sub}$  in the accumulation region is made of accumulation charge.  $Q_{\rm sub}$  is made of  $Q_{\rm dep}$  in the depletion region. In the inversion region, there are two components,  $Q_{\rm dep}$  that is a constant and  $Q_{\rm inv}$  that is equal to  $-C_{\rm ox}(V_{\rm g}-V_{\rm t})$ .



FIGURE 5-14 The total substrate charge,  $Q_{\text{sub}}$  (C/cm<sup>2</sup>), is the sum of  $Q_{\text{acc}}$ ,  $Q_{\text{dep}}$ , and  $Q_{\text{inv}}$ .

#### 5.6 • MOS C-V CHARACTERISTICS •

The capacitance–voltage (C–V) measurement is a powerful and commonly used method of determining the gate oxide thickness, substrate doping concentration, threshold voltage, and flat-band voltage. The C–V curve is usually measured with a C–V meter (Fig. 5–15), which applies a DC bias voltage,  $V_{\rm g}$ , and a small sinusoidal signal (1 kHz–10 MHz) to the MOS capacitor and measures the capacitive current with an AC ammeter. The capacitance is calculated from  $i_{\rm cap}/v_{\rm ac} = \omega C$ .

The capacitance in the MOS theory is always the **small-signal capacitance** 

$$C = \frac{dQ_g}{dV_g} = -\frac{dQ_{sub}}{dV_g}$$
 (5.6.1)

The negative sign in Eq. (5.6.1) arises from the fact that  $V_{\rm g}$  is taken at the top capacitor plate but  $Q_{\rm sub}$  is taken at the bottom capacitor plate (the body).  $Q_{\rm sub}$  is given in Fig. 5–14 and its derivative is shown in Fig. 5–16.

In the accumulation region, the MOS capacitor is just a simple capacitor with capacitance  $C_{\rm ox}$  as shown in Fig. 5–17a. Figure 5–17b shows that in the depletion region, the MOS capacitor consists of two capacitors in series: the oxide capacitor,  $C_{\rm ox}$ , and the depletion-layer capacitor,  $C_{\rm dep}$ . Under the AC small-signal voltage,  $W_{\rm dep}$  expands and contracts slightly at the AC frequency. Therefore, the AC charge appears at the bottom of the depletion layer as shown in Fig. 5–17b.









FIGURE 5–15 Setup for the C–V measurement.



FIGURE 5–16 The quasi-static MOS C–V characteristics.

$$C_{\text{dep}} = \frac{\varepsilon_{\text{s}}}{W_{\text{dep}}} \tag{5.6.2}$$

$$\frac{1}{C} = \frac{1}{C_{\text{ox}}} + \frac{1}{C_{\text{dep}}}$$
 (5.6.3)

$$\frac{1}{C} = \sqrt{\frac{1}{C_{\text{ox}}^{2}} + \frac{2(V_{\text{g}} - V_{\text{fb}})}{qN_{\text{a}}\varepsilon_{\text{s}}}}$$
 (5.6.4)

To derive Eq. (5.6.4), one needs to solve Eq. (5.3.3) for  $W_{\rm dep}$  as a function of  $V_{\rm g}$ . The derivation is left as an exercise for the reader in the problems section at the end of the chapter. As  $V_{\rm g}$  increases beyond  $V_{\rm fb}$ ,  $W_{\rm dep}$  expands, and therefore C decreases as shown in Fig. 5–16.

Figure 5–17c shows that an inversion layer exists at the Si–SiO $_2$  interface. In response to the AC signal,  $Q_{\rm inv}$  increases and decreases at the AC frequency. The inversion layer plays the role of the bottom electrode of the capacitor. Therefore, C reverts to  $C_{\rm ox}$  in the inversion region as shown in Fig. 5–16. This C–V curve is called











**FIGURE 5–17** Illustration of the MOS capacitor in all bias regions with the depletion-layers shaded. (a) Accumulation region; (b) depletion region; (c) inversion region with efficient supply of inversion electrons from the N region corresponding to the transistor C-V or the quasi-static C-V; and (d) inversion region with no supply of inversion electrons (or weak supply by thermal generation) corresponding to the high-frequency capacitor C-V case.

the **quasi-static C–V** because  $Q_{\rm inv}$  can respond to the AC signal as if the frequency were infinitely low (static case). That would require a ready source of electrons, which can be provided by the N region shown in Fig. 5–17c. PN junctions are always present in an MOS transistor. Therefore, the **MOS transistor C–V** characteristics at all frequencies follow the curve in Fig. 5–16, which is repeated as the upper curve in Fig. 5–18.

What if, as in Fig. 5–17d, the PN junctions are not present? The P-type substrate is an inefficient supplier of electrons. It produces electrons through thermal generation at a very slow rate (for the same reason the diode reverse leakage current is small.)  $Q_{\rm inv}$  cannot respond to the AC signal and remains constant at its DC value. Instead, the AC signal causes  $\phi_{\rm s}$  to oscillate around  $2\phi_{\rm B}$ 







**FIGURE 5–18** Two possible MOS C–V characteristics. The difference in the inversion region is explained in Fig. 5–17c and d.

and causes  $W_{\rm dep}$  to expand and contract slightly around  $W_{\rm dmax}$ . This change of  $W_{\rm dep}$  can respond at very high frequencies because it only involves the movement of the abundant majority carriers. Consequently, the AC charge exists at the bottom of the depletion region. The result is a saturation of C at  $V_{\rm t}$  as illustrated by the lower curve in Fig. 5–18. This curve is known as the capacitor C-V or the **high-frequency MOS capacitor** C-V (HF C-V). The name connotes that, in principle, at a sufficiently low frequency, even the MOS capacitor's C-V would follow the upper curve in Fig. 5–18. Following that reasoning, the upper curve is also known as the **low-frequency** C-V (LF C-V). In reality, even at a low frequency such as 1 kHz, the C-V of modern high-quality MOS capacitors does not follow the LF C-V curve. At yet lower frequencies, the C-V meter is ineffective (the capacitative current is too low) for studying the MOS capacitor. The term low-frequency C-V has a historical significance and is still used, but it no longer has a practical significance.

#### Measuring the Quasi-Static C–V Using an MOS Capacitor

There is a practical way to obtain the "low frequency" or quasi-static C-V (upper branch of Fig. 5–18) using an MOS capacitor without the PN junction. It involves applying a very slow linear-ramp voltage (<0.1V/s) to the gate and measuring  $I_{\rm g}$  with a very sensitive DC ammeter during the ramp. C is calculated from  $I_{\rm g} = C \cdot {\rm d}V_{\rm g}/{\rm d}t$ . This technique provides sufficient time for  $Q_{\rm inv}$  to respond to the slowly changing  $V_{\rm g}$ . Plotting  $I_{\rm g}/({\rm d}V_{\rm g}/{\rm d}t)$  vs.  $V_{\rm g}$  produces the QS C-V curve shown in Fig. 5–18. This technique becomes impracticable if the gate dielectric has too large a leakage current.











#### Chapter 5 • MOS Capacitor





FIGURE 5–19 *C–V* curves of MOS capacitor and transistor.

For each of the following cases, does the QS *C*–*V* or the HF capacitor *C*–*V* apply?

(1) MOS transistor, 10 kHz. (Answer: QS C-V).

(2) MOS transistor, 100 MHz. (Answer: QS C-V).

(3) MOS capacitor, 100 MHz. (Answer: HF capacitor C-V).

(4) MOS capacitor, 10 kHz. (Answer: HF capacitor C-V).

(5) MOS capacitor, slow  $V_g$  ramp. (Answer: QS C-V).

(6) MOS transistor, slow  $V_g$  ramp. (Answer: QS C-V).

## 5.7 • OXIDE CHARGE—A MODIFICATION TO $V_{\rm fb}$ AND ${V_{\rm t}}^4$ •

The basic MOS theory ignores the possible presence of electric charge in the gate dielectric. Assuming surface charge,  $Q_{\rm ox}$  (C/cm<sup>2</sup>), exists at the SiO<sub>2</sub>–Si interface, the band diagram at the flat-band condition would be modified from Fig. 5–20a to 5–20b.



**FIGURE 5–20** Flat-band condition (no band bending at body surface) (a) without any oxide charge; (b) with  $Q_{\text{OX}}$  at the oxide–substrate interface.





<sup>&</sup>lt;sup>4</sup>This section may be omitted in an accelerated course.







The flat-band voltage in Fig. 5–20a is  $\psi_g - \psi_s$  (Section 5.1). In Fig. 5–20b, the oxide charge (assumed to be located at the oxide-substrate interface for simplicity) induces an electric field in the oxide and an oxide voltage,  $-Q_{ox}/C_{ox}$ . Clearly,  $V_{fb}$  in part b is different from the  $V_{\rm fb0}$  in part a. Specifically,

$$V_{\rm fb} = V_{\rm fb0} - Q_{\rm ox} / C_{\rm ox} = \psi_{\rm g} - \psi_{\rm s} - Q_{\rm ox} / C_{\rm ox}$$
 (5.7.1)

Because  $Q_{\rm ox}$  changes  $V_{\rm fb}$ , it also changes  $V_{\rm t}$  through Eq. (5.4.3).

There are several types of oxide charge. Positive fixed oxide charge is attributed to silicon ions present at the Si–SiO<sub>2</sub> interface. **Mobile oxide charge** is believed to be mostly sodium ions. Mobile ions can be detected by observing  $V_{\rm fb}$  and  $V_{\rm t}$  shift under a gate bias at an elevated temperature (e.g., at 200 °C) due to the movement of the ions in the oxide. Sodium contamination must be eliminated from the water, chemicals, and containers used in an MOS fabrication line in order to prevent instabilities in  $V_{\rm fb}$ and  $V_t$ . In addition, significant interface traps or interface states may be present and they can trap and release electrons and generate noise (see Section 6.15.3) and degrade the subthreshold current of MOSFET (see Section 7.2).

## Reliability

More interface states and fixed oxide charge appear after the oxide is subjected to high electric field for some time due to the breaking or rearrangement of chemical bonds. This raises a reliability concern because the threshold voltage and transistor current would change with usage and can potentially cause sensitive circuits to fail. Engineers ensure device reliability by controlling the stress field and improving the MOS interface quality and verifying or projecting the reliability with careful long-term testing.

**EXAMPLE 5-2** Interpret the measured  $V_{\rm fb}$  dependence on oxide thickness in Fig. 5–21 using Eq. (5.7.1). It is known that the gate electrode is  $N^+$  poly-Si. What can you tell about the capacitors?



FIGURE 5–21 Measured  $V_{\rm fb}$  of three capacitors with different oxide thicknesses.

#### **SOLUTION:**

$$V_{\rm fb} = \psi_{\rm g} - \psi_{\rm g} - Q_{\rm ox} T_{\rm ox} / \varepsilon_{\rm ox} \tag{5.7.1}$$

Equation (5.7.1) suggests that  $V_{\rm fb}$  at  $T_{\rm ox} = 0$  is  $\psi_{\rm g} - \psi_{\rm s}$ . Therefore,  $\psi_{\rm g} - \psi_{\rm s} = -0.15$  V. This is illustrated in Fig. 5–22.













**FIGURE 5–22** The relationship between  $\psi_g$  and  $\psi_{s}$ .

Because  $E_{\rm F}$  is 0.15 V below  $E_{\rm c}$ , we conclude that the substrate is N-type with

$$N_{\rm d} = n = N_{\rm c} e^{-0.15 \,{\rm eV}/kT} \approx 10^{17} {\rm cm}^{-3}$$

Further, Eq. (5.7.1) suggests that

 $Q_{\rm ox} = -\varepsilon_{\rm ox} \times \text{slope of line in Fig. 5-21}$ 

$$= -\varepsilon_{\text{ox}} \times \frac{-0.15 \text{ V}}{30 \text{ nm}} = \frac{3.9 \times 8.85 \times 10^{-14} \times 0.15 \text{ V}}{300 \times 10^{-8}} = 1.7 \times 10^{-8} \text{ C/cm}^2$$

This corresponds to  $1.7\times10^{-8}~{\rm cm}^2\div q=9\times10^{10}~{\rm cm}^2$  of positive charge at the interface. A high-quality MOS interface has about  $10^{10}~{\rm cm}^2$  of charge. Both numbers are small fractions of the number of silicon atoms on a (100) crystal plane,  $7\times10^{14}~{\rm cm}^{-2}$ . In this sense, the SiO<sub>2</sub>–Si interface is remarkably well-behaved and charge-free.

#### 5.8 ● POLY-SI GATE DEPLETION—EFFECTIVE INCREASE IN TOX ●

Consider an MOS capacitor with  $P^+$  poly-Si gate and N body. The capacitor is biased into surface inversion. Figure 5–23a shows that the continuity of electric flux requires that the band bends in the gate. This indicates the presence of a thin depletion layer in the gate. Depending on the gate doping concentration and the oxide field, the *poly-Si gate depletion* layer thickness,  $W_{\rm dpoly}$  may be 1–2 nm. According to Gauss's Law,

$$W_{\rm dpoly} = \varepsilon_{\rm ox} \mathscr{E}_{\rm ox} / q N_{\rm poly} \tag{5.8.1}$$

Because a depletion layer is present in the gate, one may say that a poly-silicon-gate capacitor is added in series with the oxide capacitor as shown in Fig. 5–23b. The MOS capacitance in the inversion region becomes

$$C = \left(\frac{1}{C_{\text{ox}}} + \frac{1}{C_{\text{poly}}}\right)^{-1} = \left(\frac{T_{\text{ox}}}{\varepsilon_{\text{ox}}} + \frac{W_{\text{dpoly}}}{\varepsilon_{\text{s}}}\right)^{-1} = \frac{\varepsilon_{\text{ox}}}{T_{\text{ox}} + W_{\text{dpoly}}/3}$$
(5.8.2)

This **poly-depletion effect** effectively increases  $T_{\rm ox}$  by  $W_{\rm dpoly} \varepsilon_{\rm ox}/\varepsilon_{\rm s}$  or  $W_{\rm dpoly}/3$ , and can have a significant impact on the C-V curve if  $T_{\rm ox}$  is thin. The gate capacitance drops as the capacitor is biased deeper into the inversion region due to increasing poly-depletion as shown in Fig. 5–26. The poly-depletion effect is









**FIGURE 5–23** Poly-gate depletion effect illustrated with (a) the band diagram and (b) series capacitors representation. An N<sup>+</sup> poly-Si gate can also be depleted.

undesirable because a reduced C means reduced  $Q_{\rm inv}$ , and reduced transistor current. The solution is to dope the poly-Si heavily. Unfortunately, very heavy doping may cause **dopant penetration** from the gate through the oxide into the substrate. **Poly-SiGe** gate can be doped to a higher concentration, thus improving gate depletion [1]. Poly-gate depletion is eliminated in advanced MOSFET technology by substitution of the poly-gate with a metal gate (see Section 7.4).

The effect of poly-gate depletion on  $Q_{inv}$  may be modeled in another way:

$$Q_{\rm inv} = -C_{\rm ox}(V_{\rm g} - \phi_{\rm polv} - V_{\rm f})$$
 (5.8.3)

Poly-gate depletion effectively reduces  $V_{\rm g}$  by  $\phi_{\rm poly}$ . Even 0.1 V  $\phi_{\rm poly}$  would be highly undesirable when the power-supply voltage (the maximum  $V_{\rm g}$ ) is only around 1 V.

## **EXAMPLE 5-3 Poly-Si Gate Depletion**

Assume that  $V_{\rm ox}$ , the voltage across a 2 nm thin oxide is -1 V. The P<sup>+</sup> polygate doping is  $N_{\rm poly} = 8 \times 10^{19} \ {\rm cm}^3$  and substrate  $N_{\rm d}$  is  $10^{17} {\rm cm}^3$ . Estimate (a)  $W_{\rm dpoly}$ , (b)  $\phi_{\rm poly}$ , and (c)  $V_{\rm g}$ .

#### **SOLUTION:**

**a.** Using Eq. (5.8.1),

$$\begin{split} W_{\text{dpoly}} &= \varepsilon_{\text{ox}} \mathscr{E}_{\text{ox}} / q N_{\text{poly}} = \varepsilon_{\text{ox}} V_{\text{ox}} / T_{\text{ox}} q N_{\text{poly}} \\ &= \frac{3.9 \times 8.85 \times 10^{-14} (\text{F/cm}) \cdot 1\text{V}}{2 \times 10^{-7} \text{cm} \cdot 1.6 \times 10^{-19} \text{C} \cdot 8 \times 10^{19} \text{cm}^{-3}} \\ &= \frac{34.5 \times 10^{-14} \text{cm}}{256 \times 10^{-8}} = 0.13 \times 10^{-6} \text{cm} = 1.3 \text{ nm} \end{split}$$











#### Chapter 5 • MOS Capacitor

**b.**  $W_{\rm dpoly}$  is related to  $\phi_{\rm poly}$  by the depletion-region model

$$\begin{split} W_{\rm dpoly} &= \sqrt{\frac{2\varepsilon_{\rm s}\phi_{\rm poly}}{qN_{\rm poly}}} \\ \phi_{\rm poly} &= qN_{\rm poly}W_{\rm dpoly}^{2}/2\varepsilon_{\rm s} \\ &= \frac{1.6\times10^{-19}{\rm C}\cdot 8\times10^{19}{\rm cm}^{-3}\cdot (1.3\times10^{-7}{\rm cm})^{2}}{2\times12\times8.85\times10^{-14}{\rm F/cm}} \\ &= \frac{2.3\times10^{-13}{\rm V}}{2.1\times10^{-12}} = 0.11{\rm V} \end{split}$$

**c.** Equation (5.2.2) with a  $\phi_{\text{poly}}$  term added is

$$\begin{split} V_{\rm g} &= V_{\rm fb} + \phi_{\rm st} + V_{\rm ox} + \phi_{\rm poly} \\ V_{\rm fb} &= \psi_{\rm g} - \psi_{\rm s} = \frac{E_{\rm g}}{q} - \frac{kT}{q} \ln \frac{N_{\rm c}}{N_{\rm d}} = 1.1 - 0.15 \, {\rm V} = 0.95 \, {\rm V} \\ V_{\rm g} &= 0.95 - 0.8 - 1 - 0.11 \, {\rm V} = -0.96 \, {\rm V} \end{split}$$

Using Eq. (5.4.5), 
$$\phi_{\text{st}} = -2\phi_{\text{B}} = -2\frac{kT}{q}\ln\frac{N_{\text{d}}}{n_{\text{i}}} = -0.8$$

Draw an energy band diagram to confirm the signs of terms in the last equation. The loss of  $0.11~\rm V$  to poly-depletion is a large loss relative to the  $0.96~\rm V$  applied voltage.



